This paper reports our latest implementation results of a fully unrolled LDPC decoder prototyped in 28 nm CMOS technology. The decoder achieves 1218 Gbps coded throughput and consumes a 5.49 mm2 chip area. The standard min-sum decoding algorithm with four-bit quantization, five unrolled iterations, (648,540) parity matrix, and a seven-stage pipeline is employed. Such implementation achieves a higher data rate than adaptive degeneration and finite-alphabet decoding algorithms, requires less silicon than the solutions mentioned above, and is fully compliant with the IEEE 802.11n WLAN standard.


    Zugriff

    Zugriff prüfen

    Verfügbarkeit in meiner Bibliothek prüfen

    Bestellung bei Subito €


    Exportieren, teilen und zitieren



    Titel :

    Ultra high speed 802.11n LDPC decoder with seven-stage pipeline in 28 nm CMOS


    Beteiligte:
    Lopacinski, L. (Autor:in) / Hasani, A. (Autor:in) / Panic, G. (Autor:in) / Maletic, N. (Autor:in) / Schrape, O. (Autor:in) / Gutierrez, J. (Autor:in) / Krstic, M. (Autor:in) / Grass, E. (Autor:in) / Kraemer, R. (Autor:in)


    Erscheinungsdatum :

    01.06.2022


    Format / Umfang :

    819351 byte





    Medientyp :

    Aufsatz (Konferenz)


    Format :

    Elektronische Ressource


    Sprache :

    Englisch



    An Efficient Design Methodology of High-speed LDPC decoder

    Lim, B.-S. / Kim, M.-H. / Park, T.-D. et al. | British Library Conference Proceedings | 2012


    High-Throughput FPGA-Based QC-LDPC Decoder Architecture

    Mhaske, Swapnil / Kee, Hojin / Ly, Tai et al. | IEEE | 2015



    Memory optimized parallel LDPC decoder architecture design on GPU

    Shuai, G. / Rongke, L. / Yi, H. | British Library Online Contents | 2013