This study presents a refined 16x16 Dadda multiplier optimized for parallel processing applications, integrating the Kung-Brent adder to enhance performance. By combining the Dadda multiplier’s efficient partial product reduction with the Kung-Brent adder’s reduced delay and area overhead, the design achieves notable improvements in power efficiency and speed. The use of parallel processing at multiple stages further accelerates computation, ensuring high throughput and low latency. Our thorough simulation and synthesis results demonstrate that this optimized multiplier surpasses traditional designs in key performance indicators, including speed, area, and efficiency. The enhanced design is particularly effective for high-demand parallel processing tasks and offers significant advancements in digital circuit design. This development not only provides a robust solution for efficient arithmetic operations but also paves the way for future innovations in digital multiplier technologies.


    Access

    Check access

    Check availability in my library

    Order at Subito €


    Export, share and cite



    Title :

    Enhanced 16 × 16 Dadda Multiplier Using Kung-Brent Adder for Superior Parallel Processing Performance




    Publication date :

    2024-11-06


    Size :

    1070139 byte




    Type of media :

    Conference paper


    Type of material :

    Electronic Resource


    Language :

    English