A high-performance low-power radar signal processor is being developed for the Discoverer II space-based radar application. The signal processor will perform real-time ground moving target indication (GMTI) and synthetic aperture radar (SAR) front-end signal processing functions, which significantly reduces the downlink communication bandwidth. In order to minimize the signal dispersion, the wideband receive signal is first channelized into multiple digital subbands and all the subsequent processing tasks including beamforming, pulse compression, and space-time adaptive processing (STAP) are done in the subband domain. In order to meet over one trillion operations per second (Teraops) computational throughput requirement with low power consumption and small form factor, a highly optimized scalable VLSI bit-level systolic array technology is used. The 1 Teraops on-board processor is currently projected to consume less than 50 watts and to be less than 1/8 cubic foot and 12 kg.
One trillion operations per second on-board VLSI signal processor for Discoverer II space based radar
2000 IEEE Aerospace Conference. Proceedings (Cat. No.00TH8484) ; 5 ; 213-218 vol.5
2000-01-01
615931 byte
Conference paper
Electronic Resource
English
One Trillion Operations per Second On-Board VLSI Signal Processor for Discover II Space Based Radar
British Library Conference Proceedings | 2000
|Design of a Space-based Radar Signal Processor
Online Contents | 1998
|Design of a space-based radar signal processor
IEEE | 1998
|