This paper describes the architecture of an 8/spl times/8 2-D DCT/IDCT processor with high throughput, reduced hardware, and a parallel-pipeline scheme. This architecture allows the processing elements and arithmetic units to work in parallel at half the frequency of the data input rate. A fully pipelined row-column decomposition method based on two 1-D DCTs and a transpose buffer based on D-type flip-flops are used. The processor has been implemented in a 0.35-/spl mu/m CMOS process with a core area of 3mm/sup 2/ and 11.7k gates. It meets the requirements of IEEE Std. 1180-1990. The data input rate frequency is 300 MHz with a latency of 172 cycles for 2-D DCT and 178 cycles for 2-D IDCT. The proposed design is compact and suitable for HDTV applications.
High throughput 2D DCT/IDCT processor for video coding
IEEE International Conference on Image Processing 2005 ; 3 ; III-1036
2005-01-01
256082 byte
Conference paper
Electronic Resource
English
High throughput 2d Dct/Idct Processor for Video Coding
British Library Conference Proceedings | 2005
|Full Custom VLSI Implementation of High-Speed 2-D DCT/IDCT Chip
British Library Conference Proceedings | 1994
|High Throughput Bent-Pipe Processor Demonstrator
British Library Conference Proceedings | 2008
|