A high speed programmable processor for satellite onboard image and signal processing and computation was developed. The architecture is an attempt to define a single programmable product which can efficiently replace dedicated logic for real-time on-board functions. Hardware, programming rules, definition of a flight model, evaluation through a specific application, and analysis of other typical applications are considered. State of the art and directions for future developments are discussed.


    Zugriff

    Zugriff über TIB

    Verfügbarkeit in meiner Bibliothek prüfen


    Exportieren, teilen und zitieren



    Titel :

    High Speed Programmable Processor for Use on Board Satellites


    Erscheinungsdatum :

    1985


    Format / Umfang :

    92 pages


    Medientyp :

    Report


    Format :

    Keine Angabe


    Sprache :

    Englisch




    Study of a programmable high speed processor for use on-board satellites

    DEGAVRE, J. / OKKES, R. / GAILLAT, G. | AIAA | 1983


    Multimedia Satellites and On-Board Processor Development: The Alenia Approach

    Spagnulo, M. / Giubilei, R. / Matarazzo, G. et al. | British Library Conference Proceedings | 2000


    Multimedia satellites and on-board processor development - The Alenia approach

    Spagnulo, M. / Giubilei, R. / Matarazzo, G. | AIAA | 2000


    Baseband Processor for Communication Satellites

    Jirberg, Russell J. / Armstrong, Patrick C. | NTRS | 1987