In DSP applications, there is a need for accumulation of the squares. In this paper,architecture for 16-bit squarer-accumulator(SQAC) is proposed and designed using folding and merging based 8-bit squarer. The carry-look-ahead adder (CLA) is used to add the squarer output to that of an accumulator. The functionality of the proposed 16-bit SQAC is analyzed using Xilinx Vivado and performance is compared with the two individual 16-bit SQAC is implemented using Radix-4 &Radix-8 based Booth multiplier at 45nm technology using Cadence Encounter RTL Compiler. The experimental results convey that area, power & delay has been diminished for the proposed SQAC by 46.55%, 48.35% & 59.82% and by 48.76%,45.34% & 51.76% as compared with SQAC using Radix-4 based Booth multiplier and SQAC using Radix-8 based Booth multiplier respectively.
SQAC Using Folding-Merging Based Squarer
01.06.2019
2825410 byte
Aufsatz (Konferenz)
Elektronische Ressource
Englisch
Design of a Linear Systolic Modular Multiplier/Squarer for the Fast Modular Exponentiation
British Library Online Contents | 2003
|MERGING ASSISTANCE DEVICE, MERGING ASSISTANCE SYSTEM, AND MERGING ASSISTANCE METHOD
Europäisches Patentamt | 2021
|MERGING SUPPORT DEVICE, MERGING SUPPORT METHOD, AND MERGING SUPPORT PROGRAM
Europäisches Patentamt | 2018
|MERGING SUPPORT APPARATUS, MERGING SUPPORT SYSTEM, AND MERGING SUPPORT METHOD
Europäisches Patentamt | 2021
|MERGING ASSISTANCE DEVICE, MERGING ASSISTANCE SYSTEM, AND MERGING ASSISTANCE METHOD
Europäisches Patentamt | 2022
|