It is well known that SRAM-based FPGAs are susceptible to single-event upsets (SEUs) in radiation environments. A variety of mitigation strategies have been demonstrated to provide appropriate mitigation and correction of SEUs in these environments. While full mitigation of SEUs is appropriate for some situations, some systems may tolerate SEUs as long as these upsets are detected quickly and correctly. These systems require effective error detection techniques rather than costly error correction methods. This work leverages a well-known error detection technique for FPGAs called duplication with compare (DWC). This technique has been shown to be very effective at quickly and accurately detecting SEUs using fault injection and radiation testing.
Using Duplication with Compare for On-line Error Detection in FPGA-based Designs
2008-03-01
3870842 byte
Aufsatz (Konferenz)
Elektronische Ressource
Englisch
Optimisation of FPGA-Based Designs for Convolutional Neural Networks
Springer Verlag | 2023
|Improvement of pipelines implementations in FPGA designs
SPIE | 2006
|Deep compare: A study on using convolutional neural networks to compare image patches
British Library Online Contents | 2017
|