Beam-enhanced digital aperture arrays employ 2-D infinite-impulse-response (IIR) filters as a preprocessing stage for phased/timed-array beamformers to obtain lower side-lobe levels without compromising the array size or the main-lobe selectivity. A digital very-large-scale integration architecture is proposed for beam-enhanced linear aperture arrays. The proposed architecture consists of four subsystems: 2-D IIR prefiltering, beam steering via fast computation of filter coefficients, compensation for nonlinear phase, and phased/timed-array beamforming. Systolic-array architectures are used for first- and second-order 2-D IIR prefiltering subsystems, including fast computation of filter coefficients. The trade-off due to the nonlinear phase response of the 2-D IIR prefilter is partially compensated via fast Fourier transform-based complex phase rotations. Designs are implemented on a Xilinx Virtex-6 XC6VLX240T field-programmable gate-array device and verified using on-chip hardware cosimulation. Field-programmable gate-array designs for both 2-D IIR prefiltering and filter coefficient computation are mapped to standard-cell application-specific integrated circuits in 45 nm complementary metal-oxide semiconductor technology up to the synthesis level with supply VDC = 1.1 V. For a simulation having 64 antennas with binary phase-shift keying modulation, the beam-enhanced aperture array provides better than 10 dB improvement in bit error rate versus signal-to-interference ratio performance compared to phased/timed-array beamforming.


    Zugriff

    Zugriff prüfen

    Verfügbarkeit in meiner Bibliothek prüfen

    Bestellung bei Subito €


    Exportieren, teilen und zitieren



    Titel :

    Digital VLSI architectures for beam-enhanced RF aperture arrays


    Beteiligte:


    Erscheinungsdatum :

    01.07.2015


    Format / Umfang :

    2344284 byte




    Medientyp :

    Aufsatz (Zeitschrift)


    Format :

    Elektronische Ressource


    Sprache :

    Englisch



    VLSI Architectures for Computing DFT's

    Truong, T. K. / Chang, J. J. / Hsu, I. S. et al. | NTRS | 1986


    Parallel architectures for optoelectronic VLSI processing

    Fey, D. / Grimm, G. / Erhard, W. et al. | British Library Conference Proceedings | 1999



    Redundant spacings calibration of aperture synthesis arrays

    Blanchard, P. M. / Morris, R. H. / Greenaway, A. H. et al. | British Library Conference Proceedings | 1996


    Digital Control Parallel VLSI Processor

    Kameyama, M. | British Library Online Contents | 1995