Fast Viterbi decoder with fully parallel, pipeline architecture implemented on two VLSI NMOS chips. Decoder used with constraint-length-7, rate-1/2, convolutional error-correcting code widely used by NASA for deepspace telemetry data. With this (7,1/2) code, bit stream contains 2 bits per original data bit, and information about 1 data bit distributed over 7 pairs of bits. Design principles of decoder also applicable to Viterbi codes of other lengths and rates.


    Zugriff

    Zugriff über TIB

    Verfügbarkeit in meiner Bibliothek prüfen


    Exportieren, teilen und zitieren



    Titel :

    Fast VLSI Viterbi Decoder


    Beteiligte:
    Wang, C. C. (Autor:in)

    Erschienen in:

    Erscheinungsdatum :

    1986-01-01



    Medientyp :

    Sonstige


    Format :

    Keine Angabe


    Sprache :

    Englisch


    Schlagwörter :


    VLSI Architecture For Viterbi Decoder

    Hsu, In-Shek / Truong, Trieu-Kie / Reed, I. S. et al. | NTRS | 1990


    Large-Constraint-Length, Fast Viterbi Decoder

    Collins, O. / Dolinar, S. / Hsu, In-Shek et al. | NTRS | 1990


    Viterbi/algebraic hybrid decoder

    Boyd, R. W. / Ingels, F. M. / Mo, C. | NTRS | 1980


    Smart-pixel-based Viterbi decoder

    Haney, M. W. / Christensen, M. P. | British Library Conference Proceedings | 1995