In recent years, the enhancement of microchip technologies has enabled large scale Systems-on-Chip (SoC). Due to sharp increase in number of processing elements, SoC faces various challenges in design and testing. Network on Chip (NoC) is an alternative technology to overcome the challenges in SoC design and testing. NoC emerged as a key architecture that allows one to optimize the parameters like power and area. In spite of its applications, NoC faces some real time challenges like designing an optimum topology, routing scheme and application mappings. In this paper, we address the main three issues on NoC, namely, designing of an optimal topology, routing algorithm and a router design for the topology. First, we propose a topology and a routing algorithm. We prove that our recursive network topology is Hamiltonian connected and we propose an algorithm for data packet transmissions, which is free from cyclic deadlocks and the algorithm maximizes the congestion factor. Our experimental results show that the proposed topology gives better performance in terms of average latency and power than the other topologies. Finally, we propose a router architecture for our 3D-NoC. The router architecture is based on shared buffers. Also, our experimental results indicate that the proposed router architecture consumes less area and power than the Virtual Channel architecture.


    Zugriff

    Download


    Exportieren, teilen und zitieren



    Titel :

    A ROUTING ALGORITHM AND A ROUTER ARCHITECTURE FOR 3D NOC


    Beteiligte:

    Erscheinungsdatum :

    2019-09-10


    Anmerkungen:

    doi:10.7494/csci.%Y.%v.%i.3303
    Computer Science; Vol. 20 No. 3 ; 2300-7036 ; 1508-2806



    Medientyp :

    Aufsatz (Zeitschrift)


    Format :

    Elektronische Ressource


    Sprache :

    Englisch



    Klassifikation :

    DDC:    629



    Routing table management for mobile router

    Leinmueller, Tim / Petrescu, Alexandru / Janneteau, Christophe et al. | Tema Archiv | 2004


    Maximizing the reuse of routing resources in a reconfiguration-aware connection router

    Vansteenkiste, Elias / Bruneel, Karel / Stroobandt, Dirk | BASE | 2012

    Freier Zugriff

    A SpaceWire router architecture with non-blocking packet transfer mechanism

    Yuasa, Takayuki / Takahashi, Tadayuki / Nomachi, Masaharu et al. | IEEE | 2014



    VOICE ROUTER

    LI CHAO / CHEN LUCAS | Europäisches Patentamt | 2016

    Freier Zugriff